Hiển thị biểu ghi dạng vắn tắt
Embedded system design : modeling, synthesis and verification
dc.contributor.author | Gajski, Daniel D. | |
dc.contributor.author | Abdi, Samar | |
dc.contributor.author | Gerstlauer, Andreas | |
dc.contributor.author | Schirner, Gunar | |
dc.date.issued | 2009 | |
dc.identifier.isbn | 978-1-4419-0504- | |
dc.identifier.uri | https://thuvienso.hoasen.edu.vn/handle/123456789/9090 | |
dc.description | xxv, 352 p. : ill. | |
dc.description.abstract | It presents modeling techniques for both computation and communication at different levels of abstraction, such as specification, transaction level and cycle-accurate level. It discusses synthesis methods for system level architectures, embedded software and hardware components. Using these methods, designers can develop applications with high level models, which are automatically translatable to low level implementations. This book, furthermore, describes simulation-based and formal verification methods that are essential for achieving design confidence. The book concludes with an overview of existing tools along with a design case study outlining the practice of embedded system design. | |
dc.language.iso | en | |
dc.publisher | Springer | |
dc.subject | Embedded computer systems | |
dc.subject.other | Design and construction | |
dc.title | Embedded system design : modeling, synthesis and verification | |
dc.type | Book |